September 1998

54ACTQ16245 16-Bit Transceiver with TRI-STATE Outputs

**National** Semiconductor

# 54ACTQ16245 16-Bit Transceiver with TRI-STATE<sup>®</sup> Outputs

#### **General Description**

The 'ACTQ16245 contains sixteen non-inverting bidirectional buffers with TRI-STATE outputs and is intended for bus oriented applications. The device is byte controlled. Each has separate control inputs which can be shorted together for full 16-bit operation. The  $T/\overline{R}$  inputs determine the direction of data flow through the device. The  $\overline{OE}$  inputs disable both the A and B ports by placing them in a high impedance state.

The 'ACTQ16245 utilizes NSC Quiet Series technology to guarantee quiet output switching and improved dynamic threshold performance. FACT Quiet Series® features GTO® output control for superior performance.

## Logic Symbol



### **Pin Description**

| Pin Names                       | Description                      |  |  |  |  |
|---------------------------------|----------------------------------|--|--|--|--|
| ŌĒn                             | Output Enable Input (Active Low) |  |  |  |  |
| T/R                             | Transmit/Receive Input           |  |  |  |  |
| A <sub>0</sub> -A <sub>15</sub> | Side A Inputs/Outputs            |  |  |  |  |
| B <sub>0</sub> -B <sub>15</sub> | Side B Outputs/Inputs            |  |  |  |  |

## Features

- Utilizes NSC FACT Quiet Series technology
- Guaranteed simultaneous switching noise level and dynamic threshold performance
- Bidirectional non-inverting buffers
- Separate control logic for each byte
- 16-bit version of the 'ACTQ245
- Outputs source/sink 24 mA
- Standard Microcircuit Drawing (SMD) 5962-9562001

#### **Connection Diagram**

#### Pin Assignment for CERPAK

|                   | -  |              |     |                   |
|-------------------|----|--------------|-----|-------------------|
|                   |    | $\mathbf{O}$ |     |                   |
| 1/R1 -            | 1  |              | 48  | - 0E1             |
| в <sub>о</sub> —  | 2  |              | 47  | - A <sub>0</sub>  |
| B <sub>1</sub> —  | 3  |              | 46  | — A1              |
| GND —             | 4  |              | 45  | - GND             |
| в <sub>2</sub> —  | 5  |              | 44  | — A <sub>2</sub>  |
| в3 —              | 6  |              | 43  | — A <sub>3</sub>  |
| v <sub>cc</sub> – | 7  |              | 42  | – v <sub>cc</sub> |
| в4 —              | 8  |              | 41  | — A <sub>4</sub>  |
| в <sub>5</sub> —  | 9  |              | 40  | — A <sub>5</sub>  |
| GND —             | 10 |              | 39  | - GND             |
| в <sub>6</sub> —  | 11 |              | 38  | — A <sub>6</sub>  |
| в <sub>7</sub> —  | 12 |              | 37  | — A <sub>7</sub>  |
| в <sub>8</sub> —  | 13 |              | 36  | — A <sub>8</sub>  |
| в <sub>9</sub> —  | 14 |              | 35  | — A <sub>9</sub>  |
| GND —             | 15 |              | 34  | - GND             |
| B <sub>10</sub> — | 16 |              | 33  | - A10             |
| B <sub>11</sub> — | 17 |              | 32  | — A <sub>11</sub> |
| v <sub>cc</sub> – | 18 |              | 31  | – v <sub>cc</sub> |
| B <sub>12</sub> - | 19 |              | 30  | - A <sub>12</sub> |
| B <sub>13</sub> — | 20 |              | 29  | - A <sub>13</sub> |
| GND —             | 21 |              | 28  | - GND             |
| B <sub>14</sub> — | 22 |              | 27  | - A <sub>14</sub> |
| B <sub>15</sub> — | 23 |              | 26  | - A <sub>15</sub> |
| √R <sub>2</sub> − | 24 |              | 25  | - 0E2             |
|                   |    |              | DSC | 10926-2           |

GTO™ is a trademark of National Semiconductor Corporation. TRI-STATE<sup>®</sup> is a registered trademark of National Semiconductor Corporation. FACT™ and FACT Quiet Series™ are trademarks of Fairchild Semiconductor Corporation.

© 1998 National Semiconductor Corporation DS010926

www.national.com

### **Functional Description**

The 'ACTQ16245 contains sixteen non-inverting bidirectional buffers with TRI-STATE outputs. The device is byte controlled with each byte functioning identically, but independent of the other. The control pins can be shorted together to obtain full 16-bit operation. The following description applies to each byte. When the  $T/\overline{R}$  input is HIGH, then Bus A data

is transmitted to Bus B. When the  $T/\overline{R}$  input is LOW, Bus B data is transmitted to Bus A. The TRI-STATE outputs are controlled by an Output Enable  $(\overline{OE}_n)$  input for each byte. When  $\overline{OE}_n$  is LOW, the outputs are in 2-state mode. When  $\overline{OE}_n$  is HIGH, the outputs are in the high impedance mode, but this does not interfere with entering new data into the inputs.

#### **Truth Tables**

•

| Inputs                           |                                    | Outputs                                                                                                               |  |
|----------------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| OE <sub>1</sub>                  | T/R₁                               |                                                                                                                       |  |
| L                                | L                                  | Bus $B_0-B_7$ Data to Bus $A_0-A_7$                                                                                   |  |
| L                                | Н                                  | Bus $A_0 - A_7$ Data to Bus $B_0 - B_7$                                                                               |  |
| н                                | Х                                  | HIGH-Z State on A <sub>0</sub> -A <sub>7</sub> , B <sub>0</sub> -B <sub>7</sub>                                       |  |
|                                  |                                    |                                                                                                                       |  |
| Inp                              | outs                               | Outputs                                                                                                               |  |
|                                  | outs<br>T/R <sub>2</sub>           | Outputs                                                                                                               |  |
| Inp<br><u> OE</u> 2<br>L         | outs<br>T/R <sub>2</sub><br>L      | Outputs<br>Bus B <sub>8</sub> -B <sub>15</sub> Data to Bus A <sub>8</sub> -A <sub>15</sub>                            |  |
| Inp<br>OE <sub>2</sub><br>L<br>L | outs<br>T/R <sub>2</sub><br>L<br>H | Outputs           Bus $B_8$ - $B_{15}$ Data to Bus $A_8$ - $A_{15}$ Bus $A_8$ - $A_{15}$ Data to Bus $B_8$ - $B_{15}$ |  |

H = High Voltage Level L = Low Voltage Level

X = Immaterial Z = High Impedance

## Logic Diagram



www.national.com

### Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )               | -0.5V to + 7.0V                |
|-------------------------------------------------|--------------------------------|
| DC Input Diode Current (IIK)                    |                                |
| $V_{I} = -0.5V$                                 | –20 mA                         |
| $V_{I} = V_{CC} + 0.5V$                         | +20 mA                         |
| DC Output Diode Current (I <sub>OK</sub> )      |                                |
| $V_{O} = -0.5V$                                 | –20 mA                         |
| $V_{O} = V_{CC} + 0.5V$                         | +20 mA                         |
| DC Output Voltage (V <sub>O</sub> )             | –0.5V to V <sub>CC</sub> +0.5V |
| DC Output Source/Sink Current (I <sub>O</sub> ) | ±50 mA                         |
| DC $V_{CC}$ or Ground Current                   |                                |
| per Output Pin                                  | ±50 mA                         |
| Junction Temperature                            |                                |
| C-DIP                                           | +175°C                         |
| Storage Temperature                             | –65°C to +150°C                |

## **Recommended Operating** Conditions

| Supply Voltage (V <sub>CC</sub> )               |                        |
|-------------------------------------------------|------------------------|
| 'ACTQ                                           | 4.5V to 5.5V           |
| Input Voltage (V <sub>I</sub> )                 | 0V to $V_{CC}$         |
| Output Voltage (V <sub>O</sub> )                | 0V to $V_{CC}$         |
| Operating Temperature (T <sub>A</sub> )         |                        |
| 54ACTQ                                          | -55°C to +125°C        |
| Minimum Input Edge Rate (dV/dt)                 |                        |
| 'ACTQ Devices                                   | 125 mV/ns              |
| V <sub>IN</sub> from 0.8V to 2.0V               |                        |
| V <sub>CC</sub> @ 4.5V, 5.5V                    |                        |
| Note 1: Absolute maximum ratings are those valu | on howard which damage |

to the device may occur. The databook specifications should be met, without texception to ensure that the system design is reliable over its power supply, temperature, and output/input loading varaibles. National does not recom-mend operation of FACT™ circuits outside databook specifications.

#### **DC Electrical Characteristics for 'ACTQ Family Devices**

| Symbol           | Parameter                       | V <sub>cc</sub> | 54ACTQ                           | Units | Conditions                           |
|------------------|---------------------------------|-----------------|----------------------------------|-------|--------------------------------------|
|                  |                                 | (V)             | T <sub>A</sub> = -55°C to +125°C |       |                                      |
|                  |                                 |                 | Guaranteed Limits                |       |                                      |
| V <sub>IH</sub>  | Minimum High                    | 4.5             | 2.0                              | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                   | 5.5             | 2.0                              |       | or V <sub>CC</sub> – 0.1V            |
| V <sub>IL</sub>  | Maximum Low                     | 4.5             | 0.8                              | V     | V <sub>OUT</sub> = 0.1V              |
|                  | Input Voltage                   | 5.5             | 0.8                              |       | or V <sub>CC</sub> – 0.1V            |
| V <sub>OH</sub>  | Minimum High                    | 4.5             | 4.4                              | V     | Ι <sub>ΟUT</sub> = -50 μΑ            |
|                  | Output Voltage                  | 5.5             | 5.4                              |       |                                      |
|                  |                                 |                 |                                  |       | (Note 2)                             |
|                  |                                 |                 |                                  |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                 | 4.5             | 3.70                             | V     | I <sub>ОН</sub> = –24 mA             |
|                  |                                 | 5.5             | 4.70                             |       | I <sub>он</sub> = –24 mA             |
| V <sub>OL</sub>  | Maximum Low                     | 4.5             | 0.1                              | V     | Ι <sub>ΟUT</sub> = 50 μΑ             |
|                  | Output Voltage                  | 5.5             | 0.1                              |       |                                      |
|                  |                                 |                 |                                  |       | (Note 2)                             |
|                  |                                 |                 |                                  |       | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
|                  |                                 | 4.5             | 0.50                             | V     | I <sub>OL</sub> = 24 mA              |
|                  |                                 | 5.5             | 0.50                             |       | I <sub>OL</sub> = 24 mA              |
| I <sub>OZT</sub> | Maximum I/O                     | 5.5             | ±10.0                            | μΑ    | $V_{I} = V_{IL}, V_{IH}$             |
|                  | Leakage Current                 |                 |                                  |       | $V_{O} = V_{CC}, GND$                |
| I <sub>IN</sub>  | Maximum Input                   | 5.5             | ±1.0                             | μΑ    | $V_I = V_{CC}, GND$                  |
|                  | Leakage Current                 |                 |                                  |       |                                      |
| I <sub>CCT</sub> | Maximum I <sub>CC</sub> /Input  | 5.5             | 1.6                              | mA    | $V_{I} = V_{CC} - 2.1V$              |
| I <sub>cc</sub>  | Max Quiescent                   | 5.5             | 160.0                            | μA    | $V_{IN} = V_{CC}$ or GND             |
|                  | Supply Current                  |                 |                                  |       | (Note 6)                             |
| I <sub>OLD</sub> | Minimum Dynamic                 | 5.5             | 50                               | mA    | V <sub>OLD</sub> = 1.65V Max         |
| I <sub>OHD</sub> | Output Current (Note 3)         |                 | 50                               | mA    | V <sub>OHD</sub> = 3.85V Min         |
| V <sub>OLP</sub> | Quiet Output                    | 5.0             | 0.8                              | V     |                                      |
|                  | Maximum Dynamic V <sub>OL</sub> |                 |                                  |       | (Notes 4, 5)                         |
| V <sub>OLV</sub> | Quiet Output                    | 5.0             | -0.8                             | V     |                                      |
|                  | Minimum Dynamic V <sub>OI</sub> |                 |                                  |       | (Notes 4, 5)                         |

um test duration 2.0 ms; one output loaded at a time. Note 3: Max

www.national.com

## DC Electrical Characteristics for 'ACTQ Family Devices (Continued)

**Note 4:** Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched LOW and one output held LOW. **Note 5:** Maximum number of outputs that can switch simultaneously is n. (n - 1) outputs are switched HIGH and one output held HIGH. **Note 6:** I<sub>CC</sub> for 54ACTQ @ 25°C is identical to 74ACTQ @ 25°C.

## **AC Electrical Characteristics**

| Symbol             | Parameter                             | V <sub>cc</sub> | 54ACTQ<br>T <sub>A</sub> =<br>-55°C to +125°C<br>C <sub>L</sub> = 50 pF |      | Units |
|--------------------|---------------------------------------|-----------------|-------------------------------------------------------------------------|------|-------|
|                    |                                       | (V)<br>(Note 7) |                                                                         |      |       |
|                    |                                       |                 |                                                                         |      |       |
|                    |                                       |                 | Min                                                                     | Мах  | 1     |
| t <sub>PLH</sub> , | Propagation                           | 5.0             | 2.0                                                                     | 9.5  |       |
| t <sub>PHL</sub>   | Delay A <sub>n</sub> , B <sub>n</sub> |                 | 2.0                                                                     | 9.5  | ns    |
|                    | to B <sub>n</sub> , A <sub>n</sub>    |                 |                                                                         |      |       |
| t <sub>PZH</sub> , | Output Enable                         | 5.0             | 2.5                                                                     | 11.0 | ns    |
| t <sub>PZL</sub>   | Time                                  |                 | 2.5                                                                     | 13.0 |       |
| t <sub>PHZ</sub> , | Output Disable                        | 5.0             | 1.5                                                                     | 9.5  | ns    |
| t <sub>PLZ</sub>   | Time                                  |                 | 1.5                                                                     | 9.5  |       |

Note 7: Voltage Range 5.0 is 5.0V ±0.5V.

## Capacitance

.

| Symbol          | Parameter             | Тур | Units | Conditions          |
|-----------------|-----------------------|-----|-------|---------------------|
| CIN             | Input Pin Capacitance | 4.5 | pF    | $V_{\rm CC}$ = 5.0V |
| C <sub>PD</sub> | Power Dissipation     | 95  | pF    | $V_{\rm CC}$ = 5.0V |





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.