# H Impala Linear Corporation

## ILC705/706/707/708

## mP Supervisory Circuit



#### General Description

The ILC705/ILC706/ILC707/ILC708 are low cost microprocessor supervisory circuits that monitor power supplies in microprocessor based systems. Circuit functions include a watchdog timer, microprocessor reset, power failure warning and a debounced manual reset input.

The ILC705 and ILC706 offer a watchdog timer function while the ILC707 and ILC708 have an active high reset output in addition to the active low reset output.

Supply voltage monitor levels of 4.65V and 4.4V are available. The ILC705/ILC707 have a nominal reset threshold level of 4.65V while the ILC706 and ILC708 have a 4.4V nominal reset threshold level. When the supply voltage drops below the respective reset threshold level, RESET is asserted.

### Features

- 4.4V or 4.65V Precision Voltage Monitor
- 200ms Reset Pulse Width
- Debounced TTL/CMOS Compatible Manual Reset Input
- Watchdog Timer with 1.6 sec Timeout (ILC705/ILC706)
- Voltage Monitor for Early Power Fail Warning or Low Battery Detect
- 8-Pin SOIC or DIP Package

#### Applications

- Computers
- Controllers
- Critical Microprocessor Power Monitoring
- Intelligent Instruments
- Portable Equipment
- Controllers

## Pin Package Configuration



N Package - 8 Lead Plastic DIP Package M Package - 8 Lead Plastic SOIC Package

## Typical Circuit



### Ordering Information

| Part    | Package     | Temp. Range    |
|---------|-------------|----------------|
| ILC70_N | 8-Lead PDIP | -40°C to +85°C |
| ILC70_M | 8-Lead SOIC | -40°C to +85°C |

1

## Absolute Maximum Ratings

| Parameter                             | Symbol               | Ratings                         | Units |
|---------------------------------------|----------------------|---------------------------------|-------|
| Terminal Voltage                      | V <sub>CC</sub>      | -0.3 to 6.0                     | V     |
|                                       | All other inputs     | -0.3 to (V <sub>CC</sub> + 0.3) | V     |
| Input Current                         | V <sub>CC,</sub> GND | 25                              | mA    |
| Output Current                        | All outputs          | 20                              | mA    |
| Operating Temperature Range           | T <sub>A</sub>       | -40 to +85                      | °C    |
| Storage Temperature Range             |                      | -65 to +150                     | °C    |
| Lead Temperature (Soldering, 10 sec.) |                      | 300                             | °C    |
| Power Dissipation                     | PDIP                 | 475                             | mW    |
|                                       | SOIC                 | 400                             | mW    |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. Operating ranges define those limits between which the functionality of the device is guaranteed.

## Electrical Characterisitcs

| Parameter                                 | Conditions                                 | Min                    | Тур  | Max  | Units |
|-------------------------------------------|--------------------------------------------|------------------------|------|------|-------|
| Operating Voltage Range, V <sub>CC</sub>  | ILC70                                      | 1.4                    |      | 5.5  | V     |
| Supply Current, I <sub>CC</sub>           | ILC70                                      |                        |      | 60   | μΑ    |
| Reset Voltage Threshold                   | ILC705, ILC707                             | 4.5                    | 4.65 | 4.75 | V     |
|                                           | ILC706, ILC708                             | 4.25                   | 4.4  | 4.5  |       |
| Reset Threshold Hysteresis                |                                            |                        | 40   |      | mV    |
| Reset Pulse Width, t <sub>RS</sub>        |                                            | 140                    | 200  | 280  | ms    |
| RESET Output Voltage                      | I <sub>SOURCE</sub> = 800 μA               | V <sub>CC</sub> – 1.5V |      |      | V     |
|                                           | I <sub>SINK</sub> = 3.2 mA                 |                        |      | 0.4  |       |
|                                           | $I_{SINK} = 50 \ \mu A, V_{CC} = 1.4 V$    |                        |      | 0.3  |       |
| RESET Output Voltage                      | $I_{SOURCE} = 800 \mu A$                   | V <sub>CC</sub> – 1.5V |      |      | V     |
|                                           | I <sub>SINK</sub> = 1.2 mA                 |                        |      | 0.4  |       |
| Watchdog Timeout Period, twp              |                                            | 1.0                    | 1.6  | 2.25 | sec   |
| WDI Minimum Input Pulse, t <sub>WP</sub>  | $V_{IL} = 0.4V, V_{IH} = 80\%$ of $V_{CC}$ | 50                     |      |      | ns    |
| WDI Threshold Voltage                     | $V_{IH}, V_{CC} = 5V$                      | 3.5                    |      |      | V     |
|                                           | $V_{IL}, V_{CC} = 5V$                      |                        |      | 0.8  |       |
| WDI Input Current                         | WDI = 0V                                   | -150                   | -50  |      | μA    |
|                                           | $WDI = V_{CC}$                             |                        | 50   | 150  |       |
| WDO Output Voltage                        | I <sub>SOURCE</sub> 800 μA                 | V <sub>CC</sub> – 1.5V |      |      | V     |
|                                           | I <sub>SINK</sub> = 1.2 mA                 |                        |      | 0.4  |       |
| MR Pull-Up Current                        | $\overline{MR} = 0V$                       | 100                    | 250  | 600  | μΑ    |
| MR Pulse Width, t <sub>MR</sub>           |                                            | 150                    |      |      | ns    |
| MR Input Threshold                        | VIL                                        |                        |      | 0.8  | V     |
|                                           | VIH                                        | 2.0                    |      |      |       |
| MR to Reset Output Delay, t <sub>MD</sub> |                                            |                        |      | 250  | ns    |
| PFI Input Threshold                       | $V_{CC} = 5V$                              | 1.2                    | 1.25 | 1.3  | V     |
| PFI Input Current                         |                                            | -25                    | 0.01 | 25   | nA    |
| PFO Output Voltage                        | I <sub>SINK</sub> = 3.2mA                  |                        |      | 0.4  | V     |
|                                           | $V_{CC} = 5V$ , $I_{SOURCE} = 800 \ \mu A$ | V <sub>cc</sub> - 1.5V |      |      |       |

## **Pin Functions**

|       | Pin Number |        |                                                                                                                                                                                                                                                                                                                                                                                  |  |
|-------|------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Pin   | ILC705     | ILC707 | Description                                                                                                                                                                                                                                                                                                                                                                      |  |
| Name  | ILC706     | ILC708 |                                                                                                                                                                                                                                                                                                                                                                                  |  |
| MR    | 1          | 1      | Manual reset input. $\overline{\text{MR}}$ forces $\overline{\text{RESET}}$ to assert when pulled below 0.8V.<br>An internal pull-up current of 250 mA on this input forces it high when<br>left floating. This input can also be driven from TTL or CMOS logic.                                                                                                                 |  |
| Vcc   | 2          | 2      | Power supply input, 5V.                                                                                                                                                                                                                                                                                                                                                          |  |
| GND   | 3          | 3      | Ground pin, 0 V reference.                                                                                                                                                                                                                                                                                                                                                       |  |
| PFI   | 4          | 4      | Power fail input. Internally connected to the power fail comparator, which is referenced to 1.25V. The power fail output (PFO) remains high if PFI is above 1.25V. PFI should be connected to GND or $V_{OUT}$ if the power fail comparator is not used.                                                                                                                         |  |
| PFO   | 5          | 5      | Power fail output. The power fail comparator is independent of all other functions on this device.                                                                                                                                                                                                                                                                               |  |
| WDI   | 6          | N/A    | Watchdog input. The WDI input monitors microprocessor activity, an internal watchdog timer resets itself with each transition on the watchdog input. If the WDI pin is held high or low for longer than the watchdog timeout period, WDO is forced to active low. The watchdog function can be disabled by floating the WDI pin.                                                 |  |
| N/C   | N/A        | 6      | No Connect.                                                                                                                                                                                                                                                                                                                                                                      |  |
| RESET | 7          | 7      | $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                            |  |
| WDO   | 8          | N/A    | Watchdog timer output. The watchdog timer resets itself with each transition on the watchdog input. If the WDI pin is held high or low for longer than the watchdog timeout period, $\overline{WDO}$ is forced low. $\overline{WDO}$ will also be forced low if V <sub>CC</sub> is below the reset threshold and will remain low until V <sub>CC</sub> returns to a valid level. |  |
| RESET | N/A        | 8      | RESET output. RESET is the compliment of $\overrightarrow{\text{RESET}}$ and is asserted if either V <sub>CC</sub> goes below the reset threshold or by a low signal on the manual reset input (MR). RESET is suitable for microprocessors systems that use an active high reset.                                                                                                |  |

### **Circuit Description**

#### **Microprocessor Reset**

The RESET pin is asserted whenever  $V_{cc}$  falls below the reset threshold voltage or when  $\overline{MR}$  goes low. The reset pin remains asserted for a period of 200ms after  $V_{cc}$  has risen above the reset threshold voltage and MR goes high. The reset function ensures the microprocessor is properly reset and powers up into a known condition after a power failure. RESET will remain valid with  $V_{cc}$  as low as 1.4V

#### Watchdog Timer

The microprocessor can be monitored by connecting the WDI pin (watchdog input) to a bus line or I/O line. If a transition does not occu<u>r on the</u> WDI pin within the watchdog timeout period, then WDO will go low. A minimum pulse of 50ns or any transition low-to-high or high-to-low on the WDI pin will res<u>et the</u> watchdog timer. The output of the watchdog timer (WDO) will remain high if WDI sees a valid transition within the watchdog timeout period or if WDI is left floating. If V<sub>CC</sub> falls below the reset threshold voltage then WDO goes low immediately regardless of WDI. If WDI is left floating, then WDO can be used as a low line indicator.

#### Manual Reset

The manual-reset input (MR) allows reset to be triggered by a pushbutton switch which <u>is debounced by the 140ms min-</u> imum reset pulse width. MR can be drive<u>n by</u> external TTL/CMOS compatible logic. By connecting WDO to MR a watchdog timeout will generate a reset pulse in the ILC705/ILC706.

#### Power Fail Warning

An additional comparator which is independent of other functions on the ILC705/706/707/708 is provided for early warning of power failure. An external voltage divider can be used to compare unregulated DC to an internal 1.25V reference. The voltage divider ratio on the input of the power

fail comparator (PFI) can be chosen so as to trip the power fail comparator a few milliseconds before  $V_{CC}$  falls below the maximum reset threshold voltage. The output of the power fail comparator (PFO) can be used to interrupt the microprocessor when used in this mode and execute shutdown procedures prior to power loss



## Alternate Reference Guide

| Industry P/N | ILC Direct  |  |  |
|--------------|-------------|--|--|
| •            | Replacement |  |  |
| MAX705CPA    | ILC705N     |  |  |
| MAX705CSA    | ILC705M     |  |  |
| MAX705EPA    | ILC705N     |  |  |
| MAX705ESA    | ILC705M     |  |  |
| ADM705AN     | ILC705N     |  |  |
| DS1705       | ILC705      |  |  |
| MAX706CPA    | ILC706N     |  |  |
| MAX706CSA    | ILC706M     |  |  |
| MAX706EPA    | ILC706N     |  |  |
| MAX706C/D    | ILC706D     |  |  |
| ADM706AN     | ILC706N     |  |  |
| DS1706       | ILC706      |  |  |
| MAX707CPA    | ILC707N     |  |  |
| MAX707CSA    | ILC707M     |  |  |
| MAX707EPA    | ILC707N     |  |  |
| MAX707ESA    | ILC707M     |  |  |
| MAX707C/D    | ILC707D     |  |  |
| ADM707AN     | ILC707N     |  |  |
| DS1707       | ILC707      |  |  |
| MAX708CPA    | ILC708N     |  |  |
| MAX708CSA    | ILC708M     |  |  |
| MAX708EPA    | ILC708N     |  |  |
| MAX708ESA    | ILC708M     |  |  |
| MAX708C/D    | ILC708D     |  |  |
| ADM708AN     | ILC708N     |  |  |
| DS1708       | ILC708      |  |  |

Impala Linear Corporation

## **Packaging Information**





M Package, 8-Pin Small Outline











Devices sold by Impala Linear Corporation are covered by the warranty and patent indemnification provisions appearing in its Terms of Sale only. Impala Linear Corporation makes no warranty, express, statutory, implied, or by description regarding the information set forth herein or regarding the freedom of the described devices from patent infringement. Impala Linear Corporation makes no warranty of merichantability or fitness for any purpose. Impala Linear Corporation reserves the right to discontinue production and change specifications and prices at any time and without notice.

This product is intended for use in normal commercial applications. Applications requiring an extended temperature range, unusual environmental requirements, or high reliability applications, such as military and aerospace, are specifically not recommended without additional processing by Impala Linear Corporation.

Impala Linear Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in an Impala Linear Corporation product. No other circuits, patents, licenses are implied.

Impala Linear Corporation

(408) 574-3939

A critical component is any component of a life support device or system whose failure to perform can be reasonbly expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Life Support Policy

Sept 1999

ILC705-708 1.0

Impala Linear Corporation's products are not authorized for use as critical components in life support devices or systems. 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labelling, can be reasonably expected to result in a significant injury to the user.