# HIGH-SPEED 2K x 8 DUAL-PORT STATIC RAM WITH INTERRUPTS

IDT71321SA/LA IDT71421SA/LA

### **FEATURES:**

· High-speed access

-Commercial: 20/25/35/45/55ns (max.)

• Low-power operation

—IDT71321/IDT71421SA Active: 550mW (typ.) Standby: 5mW (typ.) —IDT71321/421LA

Active: 550mW (typ.) Standby: 1mW (typ.)

Two INT flags for port-to-port communications

 MASTER IDT71321 easily expands data bus width to 16or-more-bits using SLAVE IDT71421

• On-chip port arbitration logic (IDT71321 only)

BUSY output flag on IDT71321; BUSY input on IDT71421

• Fully asynchronous operation from either port

Battery backup operation —2V data retention (LA Only)

• TTL-compatible, single 5V ±10% power supply

· Available in popular hermetic and plastic packages

Industrial temperature range (-40°C to +85°C) is available, tested to military electrical specifications

### **DESCRIPTION:**

The IDT71321/IDT71421 are high-speed 2K x 8 Dual-Port Static RAMs with internal interrupt logic for interprocessor communications. The IDT71321 is designed to be used as a stand-alone 8-bit Dual-Port RAM or as a "MASTER" Dual-Port RAM together with the IDT71421 "SLAVE" Dual-Port in 16-bit-or-more word width systems. Using the IDT MASTER/SLAVE Dual-Port RAM approach in 16-or-more-bit memory system applications results in full speed, error-free operation without the need for additional discrete logic.

Both devices provide two independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. An automatic power down feature, controlled by  $\overline{\text{CE}}$ , permits the on chip circuitry of each port to enter a very low standby power mode.

Fabricated using IDT's CMOS high-performance technology, these devices typically operate on only 550mW of power. Low-power (LA) versions offer battery backup data retention capability, with each Dual-Port typically consuming 200 $\mu$ W from a 2V battery.

The IDT71321/IDT71421 devices are packaged in a 52-pin PLCC, a 64-pin TQFP, and a 64-pin STQFP.

# **FUNCTIONAL BLOCK DIAGRAM**



The IDT logo is a registered trademark of Integrated Device Technology, Inc

### PIN CONFIGURATIONS (1,2)





#### NOTES:

- 1. All Vcc pins must be connected to the power supply.
- 2. All GND pins must be connected to the ground supply.
- 3. This text does not indicate orientation of the actual part-marking.

# ABSOLUTE MAXIMUM RATINGS(1)

| Symbol               | Rating                                     | Commercial   | Unit |
|----------------------|--------------------------------------------|--------------|------|
| VTERM <sup>(2)</sup> | Terminal Voltage<br>with Respect to<br>GND | -0.5 to +7.0 | V    |
| Та                   | Operating<br>Temperature                   | 0 to +70     | °C   |
| TBIAS                | Temperature<br>Under Bias                  | -55 to +125  | °C   |
| Тѕтс                 | Storage<br>Temperature                     | -55 to +125  | °C   |
| lout                 | DC Output<br>Current                       | 50           | mA   |

NOTES: 2691 tbl 01

- Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.
- 2. VTERM must not exceed Vcc + 0.5 for more than 25% of the cycle time or 10ns maximum, and is limited to  $\leq$  20mA for the period of VTERM  $\geq$  Vcc + 0.5V.

# RECOMMENDED OPERATING TEMPERATURE AND SUPPLY VOLTAGE

| Grade      | Ambient<br>Temperature | GND | Vcc        |
|------------|------------------------|-----|------------|
| Commercial | 0°C to +70°C           | 0V  | 5.0V ± 10% |

2691 tbl 02

# RECOMMENDED DC OPERATING CONDITIONS

| Symbol | Parameter          | Min.         | Тур. | Max.               | Unit |
|--------|--------------------|--------------|------|--------------------|------|
| Vcc    | Supply Voltage     | 4.5          | 5.0  | 5.5                | V    |
| GND    | Supply Voltage     | 0            | 0    | 0                  | V    |
| ViH    | Input High Voltage | 2.2          | -    | 6.0 <sup>(2)</sup> | V    |
| VIL    | Input Low Voltage  | $-0.5^{(1)}$ | _    | 0.8                | V    |

#### NOTES:

2691 tbl 03

- 1. VIL (min.) = -1.5V for pulse width less than 10ns.
- 2. VTERM must not exceed Vcc + 0.5V.

### CAPACITANCE(1,3)

 $(TA = +25^{\circ}C, f = 1.0MHz) TQFP ONLY$ 

| Symbol | Parameter          | Conditions <sup>(2)</sup> | Max. | Unit |
|--------|--------------------|---------------------------|------|------|
| CIN    | Input Capacitance  | VIN = 3dV                 | 9    | pF   |
| Соит   | Output Capacitance | VIN = 3dV                 | 10   | pF   |

NOTES: 2691 tbl 04

- This parameter is determined by device characterization but is not production tested.
- 3dv references the interpolated capacitance when the input and output signals switch from 0V to 3V or from 3V to 0V.
- 3. 11pF max. for other packages.

6.03 2

# DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE(1,4) (VCC = $5.0V \pm 10\%$ )

|        |                                           |                                                                                                                   | 71321X20 71321X25 |            |              |                    | 7132       | 1X35              | 7132           | 1X55              | 7132           | 1X100            |                |                 |      |
|--------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------|-------------------|------------|--------------|--------------------|------------|-------------------|----------------|-------------------|----------------|------------------|----------------|-----------------|------|
|        |                                           |                                                                                                                   |                   |            |              | .,,,=0             | _          | 21X25             | _              | 1X35              | 7142           |                  | _              | 1X100           |      |
| Symbol | Parameter                                 | Test Conditions                                                                                                   | Vers              | sion       | Тур.         | Max.               | Тур.       | Max.              | Тур.           | Max.              | Тур.           | Max.             | Тур.           | Max.            | Unit |
| Icc    | Dynamic Operating Current (Both Ports     | $\overline{CE}L$ and $\overline{CE}R = VIL$ , Outputs open,                                                       | MIL.              | SA<br>LA   |              | _                  | 110<br>110 | 280<br>220        | 80<br>80       | 230<br>170        | 65<br>65       | 190<br>140       | 65<br>65       | 190<br>140      | mA   |
|        | Active)                                   | $f = fMAX^{(2)}$                                                                                                  | COM'L             | . SA<br>LA | 110<br>110   | 250<br>200         | 110<br>110 | 220<br>170        | 80<br>80       | 165<br>120        | 65<br>65       | 155<br>110       | 65<br>65       | 155<br>110      |      |
| ISB1   | Standby Current<br>(Both Ports - TTL      | $\overline{\text{CE}}_{L}$ and $\overline{\text{CE}}_{R} = \text{ViH}$ , $f = \text{fMAX}^{(2)}$                  | MIL.              | SA<br>LA   |              | _                  | 30<br>30   | 80<br>60          | 25<br>25       | 80<br>60          | 20<br>20       | 65<br>45         | 20<br>20       | 65<br>45        | mA   |
|        | Level Inputs)                             |                                                                                                                   | COM'L             | . SA<br>LA | 30<br>30     | 65<br>45           | 30<br>30   | 65<br>45          | 25<br>25       | 65<br>45          | 20<br>20       | 65<br>35         | 20<br>20       | 55<br>35        |      |
| ISB2   | Standby Current<br>(One Port - TTL        | $\overline{CE}$ "A" = VIL and $\overline{CE}$ "B" = VIH $^{(5)}$                                                  | MIL.              | SA<br>LA   |              | _                  | 65<br>65   | 160<br>125        | 50<br>50       | 150<br>115        | 40<br>40       | 125<br>90        | 40<br>40       | 125<br>90       | mA   |
|        | Level Inputs)                             | Active Port Outputs Open, $f = fMAX^{(2)}$                                                                        | COM'L             | . SA<br>LA | 65<br>65     | 165<br>125         | 65<br>65   | 150<br>115        | 50<br>50       | 125<br>90         | 40<br>40       | 110<br>75        | 40<br>40       | 110<br>75       |      |
| ISB3   | Full Standby Current<br>(Both Ports - All | CEL and<br>CER ≥ Vcc -0.2V,                                                                                       | MIL.              | SA<br>LA   |              | _                  | 1.0<br>0.2 | 30<br>10          | 1.0<br>0.2     | 30<br>10          | 1.0<br>0.2     | 30<br>10         | 1.0<br>0.2     | 30<br>10        | mA   |
|        | CMOS Level Inputs                         | $\begin{aligned} &\text{Vin} \geq \text{Vcc -0.2V or} \\ &\text{Vin} \leq 0.2 \text{V,f} = 0^{(3)} \end{aligned}$ | COM'L             | . SA<br>LA | 1.0<br>0.2   | 15<br>5            | 1.0<br>0.2 | 15<br>5           | 1.0<br>0.2     | 15<br>4           | 1.0<br>0.2     | 15<br>4          | 1.0<br>0.2     | 15<br>4         |      |
| ISB4   | Full Standby Current<br>(One Port - All   | $\overline{CE}$ "A" $\leq 0.2V$ and $\overline{CE}$ "B" $\geq VCC - 0.2V^{(5)}$                                   | MIL.              | SA<br>LA   | —<br>—<br>60 | _<br>_<br>_<br>155 | 60<br>60   | 155<br>115<br>145 | 45<br>45<br>45 | 145<br>105<br>110 | 40<br>40<br>40 | 110<br>85<br>100 | 40<br>40<br>40 | 110<br>80<br>95 | mA   |
|        | CMOS Level Inputs)                        | $VIN \ge VCC$ -0.2V or $VIN \le 0.2V$ , Active Port Outputs Open, $f = fMAX^{(2)}$                                | COIVIL            | LA         | 60           | 115                | 60         | 145               | 45<br>45       | 110<br>85         | 40             | 70               | 40             | 95<br>70        |      |

### NOTES:

2689 tbl 05

- 1. 'X' in part numbers indicates power rating (SA or LA).
- 2. At f = f<sub>Max</sub>, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/tRc, and using "AC TEST CONDITIONS" of input levels of GND to 3V.
- 3. f = 0 means no address or control lines change. Applies only to inputs at CMOS level standby.
- 4. Vcc = 5V, Ta=+25°C for Typ. and is not production tested. Vcc pc = 100mA (Typ)
- 5. Port "A" may be either left or right port. Port "B" is opposite from port "A".

# DC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE (Vcc = $5.0V \pm 10\%$ )

| Symbol | Parameter                                   | Test Conditions                                       | IDT713<br>IDT714<br>Min. |     |     | 321LA<br>421LA<br>Max. | Unit |
|--------|---------------------------------------------|-------------------------------------------------------|--------------------------|-----|-----|------------------------|------|
| Iu     | Input Leakage<br>Current <sup>(1)</sup>     | VCC = 5.5V,<br>VIN = 0V to $VCC$                      | _                        | 10  | 1   | 5                      | μΑ   |
| ILO    | Output Leakage<br>Current <sup>(1)</sup>    | $\overline{CE}$ = VIH, VOUT = 0V to VCC<br>VCC = 5.5V | _                        | 10  | _   | 5                      | μА   |
| Vol    | Output Low Voltage<br>(I/O0-I/O7)           | IoL = 4mA                                             | _                        | 0.4 |     | 0.4                    | ٧    |
| Vol    | Open Drain Output Low<br>Voltage (BUSY,INT) | loL = 16mA                                            | _                        | 0.5 | _   | 0.5                    | V    |
| Vон    | Output High Voltage                         | IOH = -4mA                                            | 2.4                      | _   | 2.4 | _                      | V    |

**NOTE:** 1. At Vcc  $\leq$  2.0V leakages are undefined.

2691 tbl 06

6.03 3

# DATA RETENTION CHARACTERISTICS (LA Version Only)

|                     |                        |                                               |        | 71                 | 321LA/7142          | 21LA |          |
|---------------------|------------------------|-----------------------------------------------|--------|--------------------|---------------------|------|----------|
| Symbol              | Parameter              | Test Conditions                               |        | Min.               | Typ. <sup>(1)</sup> | Max. | Unit     |
| VDR                 | VCC for Data Retention |                                               |        | 2.0                | _                   | 0    | V        |
| ICCDR               | Data Retention Current | $VCC = 2.0V, \overline{CE} \ge VCC - 0.2V$    | COM'L. | _                  | 100                 | 1500 | μΑ       |
| tCDR <sup>(3)</sup> | Chip Deselect to Data  | $VIN \ge VCC - 0.2V \text{ or } VIN \le 0.2V$ |        | 0                  | _                   | _    | ns       |
|                     | Retention Time         |                                               |        |                    |                     |      |          |
| tR <sup>(3)</sup>   | Operation Recovery     |                                               |        | tRC <sup>(2)</sup> | _                   | _    | ns       |
|                     | Time                   |                                               |        |                    |                     |      |          |
| OTES:               |                        |                                               |        | •                  |                     |      | 2691 tbl |

#### NOTES:

- 1. Vcc = 2V, TA = +25°C, and is not production tested.
- 2. tRC = Read Cycle Time
- 3. This parameter is guaranteed by device characterization but not production tested.

# DATA RETENTION WAVEFORM

### DATA RETENTION MODE Vcc VDR≥2.0V 4.5V 4.5V -tcdr ► -tr → VDR Vін 2691 drw 04

# **AC TEST CONDITIONS**

| Input Pulse Levels            | GND to 3.0V         |
|-------------------------------|---------------------|
| Input Rise/Fall Times         | 5ns                 |
| Input Timing Reference Levels | 1.5V                |
| Output Reference Levels       | 1.5V                |
| Output Load                   | Figures 1, 2, and 3 |

2691 tbl 08



Figure 1. AC Output Test Load



Figure 2. Output Test Load (for thz, tLz, twz, and tow) \* Including scope and jig.



Figure 3. BUSY and INT **AC Output Test Load** 

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(2)</sup>

|         |                                                | 7132 | 1X20 | 7132 <sup>2</sup> |    | 71321<br>71421 |    | 1  |    | 71321X100<br>71421X100 |      |      |
|---------|------------------------------------------------|------|------|-------------------|----|----------------|----|----|----|------------------------|------|------|
| Symbol  | Parameter                                      | Min. | Max. |                   |    | Min.           |    |    |    |                        | Max. | Unit |
| Read Cy | cle                                            |      |      |                   |    |                |    |    |    |                        |      |      |
| trc     | Read Cycle Time                                | 20   | _    | 25                | _  | 35             | _  | 55 | _  | 100                    | _    | ns   |
| taa     | Address Access Time                            | _    | 20   | _                 | 25 | _              | 35 | _  | 55 | _                      | 100  | ns   |
| tACE    | Chip Enable Access Time                        | _    | 20   | _                 | 25 | _              | 35 | _  | 55 | _                      | 100  | ns   |
| tAOE    | Output Enable Access Time                      |      | 11   | _                 | 12 | _              | 20 | _  | 25 | _                      | 40   | ns   |
| ton     | Output Hold From Address Change                | 3    | _    | 3                 | _  | 3              | _  | 3  | _  | 10                     | _    | ns   |
| tLZ     | Output Low-Z Time <sup>(1,3)</sup>             | 0    | _    | 0                 | _  | 0              | _  | 5  | _  | 5                      | _    | ns   |
| tHZ     | Output High-Z Time <sup>(1,3)</sup>            | _    | 10   |                   | 10 | _              | 15 | _  | 25 | _                      | 40   | ns   |
| tpu     | Chip Enable to Power Up Time <sup>(3)</sup>    | 0    | _    | 0                 | _  | 0              | _  | 0  | _  | 0                      | _    | ns   |
| tPD     | Chip Disable to Power Down Time <sup>(3)</sup> |      | 20   | _                 | 25 | _              | 35 |    | 50 | _                      | 50   | ns   |

### NOTES:

2689 tbl 09

- 1. Transition is measured ±500mV from Low or High-impedance voltage Output Test Load (Figure 2).
- 2. "X" in part numbers indicates power rating (SA or LA).
- 3. This parameter is guaranteed by device characterization, but is not production tested.

# TIMING WAVEFORM OF READ CYCLE NO. 1, EITHER SIDE (1)



### NOTES:

- 1.  $R/\overline{W} = VIH$ ,  $\overline{CE} = VIL$ , and  $\overline{OE} = VIL$ . Address is valid prior to or coincidental with  $\overline{CE}$  transition Low.
- 2. tbdd delay is required only in the case where the opposite port is completing a write operation to the same address location. For simultaneous read operations BUSY has no relationship to valid output data.
- 3. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

6.03 5

# TIMING WAVEFORM OF READ CYCLE NO. 2, EITHER SIDE (3)



#### NOTES:

- 1. Timing depends on which signal is asserted last,  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .
- 2. Timing depends on which signal is deaserted first,  $\overline{\text{OE}}$  or  $\overline{\text{CE}}$ .
- 3.  $R/\overline{W} = V_{IH}$  and the address is valid prior to or coincidental with  $\overline{CE}$  transition Low.
- 4. Start of valid data depends on which timing becomes effective last tAOE, tACE, tAA, and tBDD.

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(4)</sup>

|          |                                                  | 7132 | 1X20 | 7132 | 21X25 | 7132     | 1X35 | 7132     | 1X55 | 71321     | X100 |      |
|----------|--------------------------------------------------|------|------|------|-------|----------|------|----------|------|-----------|------|------|
|          |                                                  |      |      | 7142 | 21X25 | 71421X35 |      | 71421X55 |      | 71421X100 |      |      |
| Symbol   | Parameter                                        | Min. | Max. | Min. | Max.  | Min.     | Max. | Min.     | Max. | Min.      | Max. | Unit |
| Write Cy | cle                                              |      |      |      |       |          |      |          |      |           |      |      |
| twc      | Write Cycle Time <sup>(2)</sup>                  | 20   | _    | 25   | _     | 35       | _    | 55       | _    | 100       | _    | ns   |
| tEW      | Chip Enable to End of Write                      | 15   | _    | 20   | _     | 30       | _    | 40       | _    | 90        | _    | ns   |
| taw      | Address Valid to End of Write                    | 15   |      | 20   |       | 30       | _    | 40       | _    | 90        | _    | ns   |
| tas      | Address Set-up Time                              | 0    |      | 0    | _     | 0        | _    | 0        | _    | 0         | _    | ns   |
| twp      | Write Pulse Width <sup>(3)</sup>                 | 15   | _    | 15   | _     | 25       | _    | 30       | _    | 55        | _    | ns   |
| twr      | Write Recovery Time                              | 0    | _    | 0    | _     | 0        | _    | 0        | _    | 0         | _    | ns   |
| tow      | Data Valid to End of Write                       | 10   | _    | 12   | _     | 15       | _    | 20       | _    | 40        | _    | ns   |
| tHZ      | Output High-Z Time <sup>(1)</sup>                | _    | 10   | _    | 10    | _        | 15   | _        | 25   | I —       | 40   | ns   |
| tDH      | Data Hold Time                                   | 0    | _    | 0    | _     | 0        |      | 0        | _    | 0         | _    | ns   |
| twz      | Write Enabled to Output in High-Z <sup>(1)</sup> | _    | 10   | _    | 10    | _        | 15   |          | 30   | _         | 40   | ns   |
| tow      | Output Active From End of Write <sup>(1)</sup>   | 0    |      | 0    | _     | 0        |      | 0        | _    | 0         | _    | ns   |

### NOTES:

- 2692 tbl 10
- 1. Transition is measured ±500mV from Low or High-impedance voltage with Output Test Load (Figure 2). This parameter is guaranteed by device characterization but is not production tested.
- 2. For Master/Slave combination, two = tbaa + twp, since  $R/\overline{W} = V_{IL}$  must occur after tbaa .
- 3. If  $\overline{OE}$  is low during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If  $\overline{OE}$  is High during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.
- 4. "X" in part numbers indicates power rating (SA or LA).

2691 drw 09

# TIMING WAVEFORM OF WRITE CYCLE NO. 1, $(R/\overline{W}$ CONTROLLED TIMING) $^{(1,5,8)}$



# TIMING WAVEFORM OF WRITE CYCLE NO. 2, (CE CONTROLLED TIMING)(1,5)



### NOTES:

- 1. R/W or CE must be High during all address transitions.
- 2. A write occurs during the overlap (tew or twp) of  $\overline{CE} = VIL$  and  $R/\overline{W} = VIL$ .
- 3. twn is measured from the earlier of  $\overline{\text{CE}}$  or  $R/\overline{W}$  going High to the end of the write cycle.
- 4. During this period, the I/O pins are in the output state and input signals must not be applied.
- 5. If the CE Low transition occurs simultaneously with or after the R/W Low transition, the outputs remain in the High-impedance state.
- 6. Timing depends on which enable signal  $(\overline{CE} \text{ or } R/\overline{W})$  is asserted last.
- 7. This parameter is determined be device characterization, but is not production tested. Transition is measured +/- 500mV from steady state with the Output Test Load (Figure 2).
- 8. If  $\overline{OE}$  is Low during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tbw) to allow the I/O drivers to turn off data to be placed on the bus for the required tbw. If  $\overline{OE}$  is High during a R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp.

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(6)</sup>

|        |                                                    | 7132 | 1X20 | 7132 | 1X25 | 7132 | 1X35 | 7132 | 1X55 | 7132 | 1X100 |      |
|--------|----------------------------------------------------|------|------|------|------|------|------|------|------|------|-------|------|
|        |                                                    |      |      | 7142 | 1X25 | 7142 | 1X35 | 7142 | 1X55 | 7142 | 1X100 |      |
| Symbol | Parameter                                          | Min. | Max.  | Unit |
| Busy T | iming (For Master IDT71321 Only)                   |      |      |      |      |      |      |      |      |      |       |      |
| tBAA   | BUSY Access Time from Address                      | _    | 20   | _    | 20   | _    | 20   | _    | 30   | _    | 50    | ns   |
| tBDA   | BUSY Disable Time from Address                     | _    | 20   | _    | 20   | _    | 20   | _    | 30   | _    | 50    | ns   |
| tBAC   | BUSY Access Time from Chip Enable                  | _    | 20   | _    | 20   | _    | 20   | _    | 30   | _    | 50    | ns   |
| tBDC   | BUSY Disable Time from Chip Enable                 | _    | 20   | _    | 20   | _    | 20   | _    | 30   | _    | 50    | ns   |
| twH    | Write Hold After BUSY <sup>(5)</sup>               | 12   | _    | 15   | _    | 20   | _    | 20   | _    | 20   | _     | ns   |
| twdd   | Write Pulse to Data Delay <sup>(1)</sup>           | _    | 50   | _    | 50   | _    | 60   | _    | 80   |      | 120   | ns   |
| tDDD   | Write Data Valid to Read Data Delay <sup>(1)</sup> | _    | 35   | _    | 35   | _    | 35   | _    | 55   |      | 100   | ns   |
| taps   | Arbitration Priority Set-up Time <sup>(2)</sup>    | 5    | _    | 5    | _    | 5    | _    | 5    | _    | 5    | _     | ns   |
| tBDD   | BUSY Disable to Valid Data <sup>(3)</sup>          | _    | 25   | _    | 35   | _    | 35   | —    | 50   | _    | 65    | ns   |
| Busy T | iming (For Slave IDT71421 Only)                    |      |      |      |      |      |      |      |      |      |       |      |
| twB    | Write to BUSY Input <sup>(4)</sup>                 | 0    | _    | 0    | _    | 0    | _    | 0    | _    | 0    |       | ns   |
| twH    | Write Hold After BUSY <sup>(5)</sup>               | 12   | _    | 15   | _    | 20   |      | 20   | _    | 20   | _     | ns   |
| twdd   | Write Pulse to Data Delay <sup>(1)</sup>           | _    | 40   | _    | 50   | _    | 60   | _    | 80   |      | 120   | ns   |
| tDDD   | Write Data Valid to Read Data Delay <sup>(1)</sup> | _    | 30   | _    | 35   | _    | 35   | _    | 55   |      | 100   | ns   |

NOTES:

2689 tbl 11

1. Port-to-port delay through RAM cells from the writing port to the reading port, refer to "Timing Waveform of Write with Port-to-Port Read and BUSY."

- 2. To ensure that the earlier of the two ports wins.
- 3. tbdd is a calculated parameter and is the greater of 0, twdd twp (actual), or tddd tbw (actual).
- 4. To ensure that a write cycle is inhibited on port 'B' during contention on port 'A'.
- 5. To ensure that a write cycle is completed on port 'B' after contention on port 'A'.
- 6. "X" in part numbers indicates power rating (S or L).

# TIMING WAVEFORM OF WRITE WITH PORT-TO-PORT READ AND BUSY (2,3,4)



### NOTES:

2691 drw 10

- 1. To ensure that the earlier of the two ports wins. taps is ignored for Slave (IDT71421).
- 2.  $\overline{CE}L = \overline{CE}R = VIL$ .
- 3.  $\overline{OE} = V_{IL}$  for the reading port.
- 4. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port 'B' is opposite from port 'A'.

# TIMING WAVEFORM OF WRITE WITH BUSY(3)



#### NOTES:

- 1. twh must be met for both BUSY Input (IDT71421, slave) or Output (IDT71321, master).
- 2. BUSY is asserted on port 'B' blocking R/WB', until BUSY'B' goes High.
- 3. All timing is the same for the left and right ports. Port 'A' may be either the left or right port. Port 'B' is opposite from port 'A'.

# TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY CE TIMING (1)



# TIMING WAVEFORM OF BUSY ARBITRATION CONTROLLED BY ADDRESS MATCH TIMING (1)



#### NOTES:

- 1. All timing is the same for left and right ports. Port 'A' may be either left or right port. Port 'B' is the opposite from port 'A'.
- 2. If taps is not satisified, the BUSY will be asserted on one side or the other, but there is no guarantee on which side BUSY will be asserted (71321 only).

# AC ELECTRICAL CHARACTERISTICS OVER THE OPERATING TEMPERATURE AND SUPPLY VOLTAGE RANGE<sup>(1)</sup>

|           |                      | 7132<br>7142 | 1X25 | 71321X35<br>71421X35 |      | 71321X45<br>71421X45 |      | 71321X55<br>71421X55 |      |      |
|-----------|----------------------|--------------|------|----------------------|------|----------------------|------|----------------------|------|------|
| Symbol    | Parameter            | Min.         | Max. | Min.                 | Max. | Min.                 | Max. | Min.                 | Max. | Unit |
| Interrupt | t Timing             |              |      |                      |      |                      |      |                      |      |      |
| tas       | Address Set-up Time  | 0            | _    | 0                    |      | 0                    | _    | 0                    | _    | ns   |
| twr       | Write Recovery Time  | 0            | _    | 0                    | _    | 0                    | _    | 0                    | _    | ns   |
| tins      | Interrupt Set Time   | _            | 25   | _                    | 25   |                      | 35   |                      | 45   | ns   |
| tinr      | Interrupt Reset Time | _            | 25   | _                    | 25   |                      | 35   | _                    | 45   | ns   |

### NOTE:

2689 tbl 12

# TIMING WAVEFORM OF INTERRUPT MODE



2691 drw 14

# CLEAR INT



### NOTES:

- 1. All timing is the same for left and right ports. Port 'A' may be either left or right port. Port 'B' is the opposite from port 'A'.
- 2. See Interrupt Truth Table.
- 3. Timing depends on which enable signal ( $\overline{\text{CE}}$  or  $R/\overline{W}$ ) is asserted last.
- 4. Timing depends on which enable signal  $(\overline{CE} \text{ or } R/\overline{W})$  is de-asserted first.

<sup>1. &</sup>quot;X" in part numbers indicates power rating (S or L).

### **TRUTH TABLES**

### TABLE I —

# NON-CONTENTION READ/WRITE CONTROL<sup>(4)</sup>

| Left or Right Port(1) |    |    |                               |                                                     |  |  |
|-----------------------|----|----|-------------------------------|-----------------------------------------------------|--|--|
| R/W                   | CE | ŌĒ | D0-7                          | Function                                            |  |  |
| X                     | Н  | Х  | Z Port Disabled and in Power- |                                                     |  |  |
|                       |    |    |                               | Down Mode, ISB2 or ISB4                             |  |  |
| Χ                     | Н  | Χ  | Z                             | $\overline{CE}R = \overline{CE}L = VIH, Power-Down$ |  |  |
|                       |    |    |                               | Mode, ISB1 or ISB3                                  |  |  |
| L                     | L  | Χ  | DATAIN                        | Data on Port Written Into Memory <sup>(2)</sup>     |  |  |
| Н                     | L  | L  | DATAout                       | Data in Memory Output on Port <sup>(3)</sup>        |  |  |
| Н                     | L  | Н  | Z                             | High-impedance Outputs                              |  |  |

NOTES:

2654 tbl 13

- 1.  $A0L A10L \neq A0R A10R$ .
- 2. If  $\overline{\text{BUSY}} = \text{V}_{\text{IL}}$ , data is not written.
- 3. If  $\overline{BUSY} = VIL$ , data may not be valid, see twop and topp timing.
- 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE, 'Z' = High-impedance.

# TABLE II — INTERRUPT FLAG(1,4)

| Left Port |     |             |            | Right Port       |              |             |             |            |                  |                       |
|-----------|-----|-------------|------------|------------------|--------------|-------------|-------------|------------|------------------|-----------------------|
| R/WL      | CEL | <u>OE</u> L | A10L - A0L | ĪNTL             | <b>R/W</b> R | <b>CE</b> R | <b>OE</b> R | A10L - A0R | <b>INT</b> R     | Function              |
| L         | L   | Х           | 7FF        | Х                | Χ            | Х           | Х           | Х          | L <sup>(2)</sup> | Set Right INTR Flag   |
| Х         | Х   | Х           | Х          | Х                | Х            | L           | L           | 7FF        | H <sup>(3)</sup> | Reset Right INTR Flag |
| Х         | Х   | Х           | Х          | L <sup>(3)</sup> | L            | L           | Х           | 7FE        | Х                | Set Left INT∟ Flag    |
| Х         | Ĺ   | Ĺ           | 7FE        | H <sup>(2)</sup> | Х            | Х           | Х           | Х          | Х                | Reset Left INTL Flag  |

#### NOTES:

2654 tbl 14

- 1. Assumes  $\overline{BUSY}L = \overline{BUSY}R = VIH$
- 2. If  $\overline{BUSY}L = VIL$ , then No Change.
- 3. If  $\overline{BUSY}R = VIL$ , then No Change.
- 4. 'H' = VIH, 'L' = VIL, 'X' = DON'T CARE.

# TABLE III — ADDRESS BUSY ARBITRATION

|     | Inp          | uts      | Out                                       | puts |                              |
|-----|--------------|----------|-------------------------------------------|------|------------------------------|
| CEL | CER A0L-A10L |          | BUSYL <sup>(1)</sup> BUSYR <sup>(1)</sup> |      | Function                     |
| Х   | Х            | NO MATCH | Н                                         | Н    | Normal                       |
| Н   | Х            | MATCH    | Н                                         | Н    | Normal                       |
| Х   | Н            | MATCH    | Н                                         | Н    | Normal                       |
| L   | L            | MATCH    | (2)                                       | (2)  | Write Inhibit <sup>(3)</sup> |

### NOTES:

2689 tbl 15

- Pins BUSYL and BUSYR are both outputs for IDT71321 (master). Both are inputs for IDT71421 (slave). BUSYx outputs on the IDT71321 are open drain, not push-pull outputs. On slaves the BUSYx input internally inhibits writes.
- 'L' if the inputs to the opposite port were stable prior to the address and enable inputs of this port. 'H' if the inputs to the opposite port became stable after the address and enable inputs of this port. If tAPS is not met, either BUSYL or BUSYR = Low will result. BUSYL and BUSYR outputs can not be low simultaneously.
- Writes to the left port are internally ignored when BUSYL outputs are driving Low regardless of actual logic level on the pin. Writes to the right port are internally ignored when BUSYR outputs are driving Low regardless of actual logic level on the pin.

#### **FUNCTIONAL DESCRIPTION**

The IDT71321/IDT71421 provides two ports with separate control, address and I/O pins that permit independent access for reads or writes to any location in memory. The IDT71321/IDT71421 has an automatic power down feature controlled by  $\overline{\text{CE}}$ . The  $\overline{\text{CE}}$  controls on-chip power down circuitry that permits the respective port to go into a standby mode when not selected ( $\overline{\text{CE}} = V_{\text{IH}}$ ). When a port is enabled, access to the entire memory array is permitted.

#### **INTERRUPTS**

If the user chooses to use the interrupt function, a memory location (mail box or message center) is assigned to each port. The left port interrupt flag (INTL) is asserted when the right port writes to memory location 7FE (HEX), where a write is defined as the  $\overline{CE} = R/\overline{W} = V_{1L}$  per the Truth Table. The left port clears the interrupt by access address location 7FE access when CER = OER =  $V_{IL}$  R/W is a "Don't Care". Likewise, the right port interrupt flag (INTR) is asserted when the left port writes to memory location 7FF (HEX) and to clear the interrupt flag (INTR), the right port must access the memory location 7FF. The message (8 bits) at 7FE or 7FF is user-defined, since it is an addressable SRAM location. If the interrupt function is not used, address locations 7FE and 7FF are not used as mail boxes, but as part of the random access memory. Refer to Table I for the interrupt operation.

### **BUSY LOGIC**

Busy Logic provides a hardware indication that both ports of the RAM have accessed the same location at the same time. It also allows one of the two accesses to proceed and signals the other side that the RAM is "Busy". The Busy pin can then be used to stall the access until the operation on the other side is completed. If a write operation has been attempted from the side that receives a busy indication, the write signal is gated internally to prevent the write from proceeding.

The use of busy logic is not required or desirable for all applications. In some cases it may be useful to logically OR the busy outputs together and use any busy indication as an interrupt source to flag the event of an illegal or illogical operation. In slave mode the  $\overline{\text{BUSY}}$  pin operates solely as a write inhibit input pin. Normal operation can be programmed by tying the  $\overline{\text{BUSY}}$  pins High. If desired, unintended write operations can be prevented to a port by tying the Busy pin for that port Low.

The Busy outputs on the IDT71321 RAM (Master) are open drain type outputs and require open drain resistors to operate. If these RAMs are being expanded in depth, then the Busy indication for the resulting array does not require the use of an external AND gate.

# WIDTH EXPANSION WITH BUSY LOGIC MASTER/SLAVE ARRAYS

When expanding an RAM array in width while using busy logic, one master part is used to decide which side of the RAM array will receive a busy indication, and to output that indication. Any number of slaves to be addressed in the same address range as the master, use the busy signal as a write inhibit signal. Thus on the IDT71321/IDT71421 RAMs the Busy pin is an output if the part is Master (IDT71321), and the Busy pin is an input if the part is a Slave (IDT71421) as shown in Figure 4.



Figure 4. Busy and chip enable routing for both width and depth expansion with IDT71321 (Master) and (Slave) IDT71421 RAMs.

If two or more master parts were used when expanding in width, a split decision could result with one master indicating busy on one side of the array and another master indicating busy on one other side of the array. This would inhibit the write operations from one port for part of a word and inhibit the write operations from the other port for the other part of the word.

The Busy arbitration, on a Master, is based on the chip enable and address signals only. It ignores whether an access is a read or write. In a master/slave array, both address and chip enable must be valid long enough for a busy flag to be output from the master before the actual write pulse can be initiated with either the  $R/\overline{W}$  signal or the byte enables. Failure to observe this timing can result in a glitched internal write inhibit signal and corrupted data in the slave.

# ORDERING INFORMATION



2691 drw 17