74F673A 16-Bit Serial-In, Serial/Parallel-Out Shift Register

# 74F673A 16-Bit Serial-In, Serial/Parallel-Out Shift Register

### **General Description**

FAIRCHILD

SEMICONDUCTOR

The 74F673A contains a 16-bit serial-in, serial-out shift register and a 16-bit Parallel-Out storage register. A single pin serves either as an input for serial entry or as a 3-STATE serial output. In the Serial-Out mode, the data recirculates in the shift register. By means of a separate clock, the contents of the shift register are transferred to the storage register for parallel outputting. The contents of the storage register can also be parallel loaded back into the shift register. A HIGH signal on the Chip Select input prevents both shifting and parallel transfer. The storage register may be cleared via STMR.

#### Features

- Serial-to-parallel converter
- 16-bit serial I/O shift register
- 16-bit parallel-out storage register
- Recirculating serial shifting
- Recirculating parallel transfer
- Common serial data I/O pin
- Slim 24 lead package

## **Ordering Code:**

| Order Number                                                                                              | Package Number | Package Description                                                       |  |  |  |
|-----------------------------------------------------------------------------------------------------------|----------------|---------------------------------------------------------------------------|--|--|--|
| 74F673ASC                                                                                                 | M24B           | 24-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-013, 0.300 Wide |  |  |  |
| 74F673APC                                                                                                 | N24A           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-010, 0.600 Wide     |  |  |  |
| 74F673ASPC                                                                                                | N24C           | 24-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-100, 0.300 Wide     |  |  |  |
| Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. |                |                                                                           |  |  |  |



www.fairchildsemi.com

74F673A

Unit

| Pin Names                       | Description                                   | U.L.     | Input I <sub>IH</sub> /I <sub>IL</sub>  |
|---------------------------------|-----------------------------------------------|----------|-----------------------------------------|
|                                 | Description                                   | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> |
| CS                              | Chip Select Input (Active LOW)                | 1.0/1.0  | 20 µA/-0.6 mA                           |
| SHCP                            | Shift Clock Pulse Input (Active Falling Edge) | 1.0/1.0  | 20 µA/–0.6 mA                           |
| STMR                            | Store Master Reset Input (Active LOW)         | 1.0/1.0  | 20 µA/–0.6 mA                           |
| STCP                            | Store Clock Pulse Input                       | 1.0/1.0  | 20 µA/–0.6 mA                           |
| R/W                             | Read/Write Input                              | 1.0/1.0  | 20 µA/-0.6 mA                           |
| SI/O                            | Serial Data Input or                          | 3.5/1.0  | 70 μA/–0.6 mA                           |
|                                 | 3-STATE Serial Output                         | 150/40   | -3 mA/24 mA                             |
| Q <sub>0</sub> –Q <sub>15</sub> | Parallel Data Outputs                         | 50/33.3  | -1 mA/20 mA                             |

#### **Functional Description**

The 16-bit shift register operates in one of four modes, as indicated in the Shift Register Operations Table. A HIGH signal on the Chip Select (CS) input prevents clocking and forces the Serial Input/Output (SI/O) 3-STATE buffer into the high impedance state. During serial shift-out operations, the SI/O buffer is active (i.e., enabled) and the output data is also recirculated back into the shift register. When

#### Shift Register Operations Table

|                        | Control Inputs |      |      | SI/O     | One set in a Made  |  |  |
|------------------------|----------------|------|------|----------|--------------------|--|--|
| CS                     | R/W            | SHCP | STCP | Status   | Operating Mode     |  |  |
| н                      | Х              | Х    | Х    | High Z   | Hold               |  |  |
| L                      | L              |      | Х    | Data In  | Serial Load        |  |  |
| L                      | Н              | 7    | L    | Data Out | Serial Output      |  |  |
|                        |                |      |      |          | with Recirculation |  |  |
| L                      | Н              | 7    | Н    | Active   | Parallel Load;     |  |  |
|                        |                |      |      |          | No Shifting        |  |  |
| H = HIGH Voltage Level |                |      |      |          |                    |  |  |

L = LOW Voltage Level

X = Immaterial  $\sim = HIGH-to-LOW Transition$ 

parallel loading the shift register from the storage register, serial shifting is inhibited.

The storage register has an asynchronous master reset (STMR) input that overrides all other inputs and forces the  $Q_0-Q_{15}$  outputs LOW. The storage register is in the Hold mode when either CS or the Read/Write (R/W) input is HIGH. With  $\overline{CS}$  and  $R/\overline{W}$  both LOW, the storage register is parallel loaded from the shift register.

#### **Storage Register Operations Table**

|      | Contro | l Inputs | Operating |                    |  |  |  |
|------|--------|----------|-----------|--------------------|--|--|--|
| STMR | CS     | R/W      | STCP      | Mode               |  |  |  |
| L    | Х      | Х        | Х         | Reset; Outputs LOW |  |  |  |
| н    | н      | Х        | Х         | Hold               |  |  |  |
| н    | х      | н        | х         | Hold               |  |  |  |
| н    | L      | L        | ~         | Parallel Load      |  |  |  |

H = HIGH Voltage Level L = LOW Voltage Level

X = Immaterial

- = LOW-to-HIGH Transition



74F673A

#### Absolute Maximum Ratings(Note 1)

| Storage Temperature                         | $-65^{\circ}C$ to $+150^{\circ}C$ |
|---------------------------------------------|-----------------------------------|
| Ambient Temperature under Bias              | $-55^{\circ}C$ to $+125^{\circ}C$ |
| Junction Temperature under Bias             | $-55^{\circ}C$ to $+150^{\circ}C$ |
| V <sub>CC</sub> Pin Potential to Ground Pin | -0.5V to +7.0V                    |
| Input Voltage (Note 2)                      | -0.5V to +7.0V                    |
| Input Current (Note 2)                      | -30 mA to +5.0 mA                 |
| Voltage Applied to Output                   |                                   |
| in HIGH State (with $V_{CC} = 0V$ )         |                                   |
| Standard Output                             | –0.5V to V <sub>CC</sub>          |
| 3-STATE Output                              | -0.5V to +5.5V                    |
| Current Applied to Output                   |                                   |
| in LOW State (Max)                          | twice the rated $I_{OL}$ (mA)     |

-65°C to +150°C -55°C to +125°C -55°C to +150°C -0.5V to +7.0V -0.5V to +7.0V 0 mA to +5.0 mA

## **Recommended Operating Conditions**

Free Air Ambient Temperature Supply Voltage

0°C to +70°C +4.5V to +5.5V

Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied.

Note 2: Either voltage limit or current limit is sufficient to protect inputs.

#### **DC Electrical Characteristics**

Symbol Parameter Min Тур Мах Units  $v_{cc}$ Conditions VIH Input HIGH Voltage 2.0 V Recognized as a HIGH Signal Input LOW Voltage 0.8 Recognized as a LOW Signal  $V_{IL}$ V  $V_{CD}$ Input Clamp Diode Voltage V I<sub>IN</sub> = -18 mA (Non I/O pins) -1.2 Min V<sub>OH</sub> 10% V<sub>CC</sub>  $I_{OH} = -1 \text{ mA} (Q_n, \text{SI/O})$ Output HIGH 2.5 Voltage 10% V<sub>CC</sub> 2.4  $I_{OH} = -3 \text{ mA} (SI/O)$ v Min  $5\% V_{CC}$ 2.7  $I_{OH} = -1 \text{ mA} (Q_n, \text{SI/O})$  $I_{OH} = -3 \text{ mA} (SI/O)$ 5%  $V_{CC}$ 2.7 10% V<sub>CC</sub>  $I_{OL} = 20 \text{ mA} (Q_n)$ Output LOW 0.5 V<sub>OL</sub> V Min 10% V<sub>CC</sub> I<sub>OL</sub> = 24 mA (SI/O) Voltage 0.5 Input HIGH Current 20 μΑ Max V<sub>IN</sub> = 2.7V (Non I/O pins) Ι<sub>Η</sub> I<sub>BVI</sub> Input HIGH Current 100 μΑ Max V<sub>IN</sub> = 7.0V (Non I/O pins) Breakdown Test Input HIGH Current I<sub>BVIT</sub> 1.0 mΑ Max V<sub>IN</sub> = 5.5V (SI/O) Breakdown Test (I/O)  $I_{\parallel L}$ Input LOW Current -0.6 mΑ Max  $V_{IN} = 0.5V$ I<sub>IH</sub> + Output Leakage 70 V<sub>OUT</sub> = 2.7V (SI/O) μΑ Max Current I<sub>OZH</sub> Output Leakage  $I_{IL} +$ -650 μΑ Max  $V_{OUT} = 0.5V (SI/O)$ Current I<sub>OZL</sub> Output Short-Circuit Current -150  $I_{OS}$ -60 mΑ Max  $V_{OUT} = 0V$ Output HIGH Leakage Current 250 Max  $I_{CEX}$ μA  $V_{OUT} = V_{CC}$ Bus Drainage Test 500 0.0V  $V_{OUT} = 5.25V$  $I_{ZZ}$ μA V<sub>O</sub> = HIGH Power Supply Current 114 172 mΑ Max  $I_{CCH}$ Power Supply Current 114 172 mΑ Max  $V_0 = LOW$ I<sub>CCL</sub>

## **AC Electrical Characteristics**

| Symbol           | Parameter               |     | $T_{A} = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_{L} = 50 \text{ pF}$ |      |     | $T_A = 0^\circ C \text{ to } +70^\circ C$ $V_{CC} = +5.0 V$ $C_L = 50 \text{ pF}$ |     |
|------------------|-------------------------|-----|-----------------------------------------------------------------|------|-----|-----------------------------------------------------------------------------------|-----|
|                  |                         | Min | Тур                                                             | Max  | Min | Max                                                                               | t   |
| f <sub>MAX</sub> | Maximum Clock Frequency | 100 | 130                                                             |      | 85  |                                                                                   | MHz |
| t <sub>PLH</sub> | Propagation Delay       | 3.0 | 8.0                                                             | 10.5 | 2.5 | 12.0                                                                              | ns  |
| t <sub>PHL</sub> | STCP to Q <sub>n</sub>  | 3.0 | 10.5                                                            | 13.5 | 2.5 | 15.0                                                                              |     |
| t <sub>PHL</sub> | Propagation Delay       | 6.0 | 16.5                                                            | 20.5 | 5.5 | 22.5                                                                              | ns  |
|                  | STMR to Q <sub>n</sub>  | 6.0 |                                                                 |      |     | 22.0                                                                              |     |
| t <sub>PLH</sub> | Propagation Delay       | 4.0 | 6.5                                                             | 8.5  | 3.5 | 9.5                                                                               | ns  |
| t <sub>PHL</sub> | SHCP to SI/O            | 4.5 | 8.0                                                             | 10.5 | 4.0 | 12.0                                                                              |     |
| t <sub>PZH</sub> | Output Enable Time      | 5.0 | 8.5                                                             | 11.0 | 4.0 | 12.5                                                                              |     |
| t <sub>PZL</sub> | CS to SI/O              | 5.5 | 9.0                                                             | 11.5 | 4.5 | 13.0                                                                              |     |
| t <sub>PHZ</sub> | Output Disable Time     | 3.5 | 5.5                                                             | 7.5  | 3.0 | 8.5                                                                               | ns  |
| t <sub>PLZ</sub> | CS to SI/O              | 3.0 | 4.5                                                             | 6.5  | 2.5 | 7.5                                                                               |     |
| t <sub>PZH</sub> | Output Enable Time      | 4.5 | 7.5                                                             | 9.5  | 4.0 | 10.5                                                                              |     |
| t <sub>PZL</sub> | R/W to SI/O             | 4.5 | 8.0                                                             | 10.0 | 4.0 | 11.5                                                                              | ns  |
| t <sub>PHZ</sub> | Output Disable Time     | 3.0 | 5.5                                                             | 7.0  | 2.5 | 8.0                                                                               |     |
| t <sub>PLZ</sub> | R/W to SI/O             | 2.5 | 4.0                                                             | 5.5  | 2.0 | 6.5                                                                               |     |

## AC Operating Requirements

|                    |                         | $T_A = +25^{\circ}C$<br>$V_{CC} = +5.0V$ |     | T <sub>A</sub> = 0°C to +70°C<br>V <sub>CC</sub> = +5.0V |     | Units |
|--------------------|-------------------------|------------------------------------------|-----|----------------------------------------------------------|-----|-------|
| Symbol             | Parameter               |                                          |     |                                                          |     |       |
|                    |                         | Min                                      | Max | Min                                                      | Max |       |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.5                                      |     | 4.0                                                      |     |       |
| t <sub>S</sub> (L) | CS or R/W to STCP       | 6.0                                      |     | 7.0                                                      |     | ns    |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 0                                        |     | 0                                                        |     | 115   |
| t <sub>H</sub> (L) | CS or R/W to STCP       | 0                                        |     | 0                                                        |     |       |
| t <sub>S</sub> (H) | Setup Time, HIGH or LOW | 3.0                                      |     | 3.5                                                      |     |       |
| t <sub>S</sub> (L) | SI/O to SHCP            | 3.0                                      |     | 3.5                                                      |     | ns    |
| t <sub>H</sub> (H) | Hold Time, HIGH or LOW  | 3.0                                      |     | 3.5                                                      |     |       |
| t <sub>H</sub> (L) | SI/O to SHCP            | 3.0                                      |     | 3.5                                                      |     |       |

74F673A

www.fairchildsemi.com



www.fairchildsemi.com

6

