

# 256K x 8 Static RAM

#### **Features**

- Low voltage range:
  - -2.7-3.6V
- Ultra-low active power
- · Low standby power
- Easy memory expansion with  $\overline{\text{CS}}_1/\text{CS}_2$  and  $\overline{\text{OE}}$  features
- TTL-compatible inputs and outputs
- · Automatic power-down when deselected
- CMOS for optimum speed/power

#### **Functional Description**

The CY62138V is a high-performance CMOS static RAM organized as 262,144 words by 8 bits. This device features advanced circuit design to provide ultra-low active current. This is ideal for providing More Battery Life™ (MoBL™) in portable applications such as cellular telephones. The device also has an automatic power-down feature that reduces power con-

sumption by 99% when addresses are not toggling. The device can be put into standby mode when deselected ( $\overline{\text{CS}}_1$  HIGH or  $\overline{\text{CS}}_2$  LOW).

Writing to the device is accomplished by taking Chip Enable One  $(\overline{CS}_1)$  and Write Enable  $(\overline{WE})$  inputs LOW and Chip Enable Two  $(CS_2)$  HIGH. Data on the eight I/O pins  $(I/O_0)$  through I/O<sub>7</sub>) is then written into the location specified on the address pins  $(A_0)$  through  $A_{17}$ .

Reading from the device is accomplished by taking Chip Enable One  $(\overline{CS}_1)$  and Output Enable  $(\overline{OE})$  LOW while forcing Write Enable  $(\overline{WE})$  and Chip Enable Two  $(CS_2)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O $_0$  through I/O $_7$ ) are placed in a high-impedance state when the device is deselected ( $\overline{\text{CS}}_1$  HIGH or  $\text{CS}_2$  LOW), the outputs are disabled ( $\overline{\text{OE}}$  HIGH), or during a write operation ( $\overline{\text{CS}}_1$  LOW,  $\text{CS}_2$  HIGH, and  $\overline{\text{WE}}$  LOW).

The CY62138V is available in a 36-ball FBGA.



More Battery Life and MoBL are trademarks of Cypress Semiconductor Corporation.



## **Maximum Ratings**

| DC Input Voltage <sup>[1]</sup>                        | -0.5V to V <sub>CC</sub> + $0.5$ V |
|--------------------------------------------------------|------------------------------------|
| Output Current into Outputs (LOW)                      | 20 mA                              |
| Static Discharge Voltage(per MIL-STD-883, Method 3015) | >2001V                             |
| Latch-Up Current                                       | >200 mA                            |

## **Operating Range**

| Device   | Range      | Ambient<br>Temperature | V <sub>CC</sub> |
|----------|------------|------------------------|-----------------|
| CY62138V | Industrial | -40°C to +85°C         | 2.7V to 3.6V    |

#### **Product Portfolio**

|          |                       |                                     |                      |       |                              | Power Dis | sipation (In                | dustrial) |
|----------|-----------------------|-------------------------------------|----------------------|-------|------------------------------|-----------|-----------------------------|-----------|
|          | V <sub>CC</sub> Range |                                     |                      |       | Operating (I <sub>cc</sub> ) |           | Standby (I <sub>SB2</sub> ) |           |
| Product  | V <sub>CC(min)</sub>  | V <sub>CC(typ)</sub> <sup>[2]</sup> | V <sub>CC(max)</sub> | Speed | Typ. <sup>[2]</sup>          | Maximum   | <b>Typ.</b> <sup>[2]</sup>  | Maximum   |
| CY62138V | 2.7V                  | 3.0V                                | 3.6V                 | 70 ns | 7 mA                         | 15 mA     | 1 μΑ                        | 15 μΑ     |

#### **Electrical Characteristics** Over the Operating Range

|                  |                                                    |                                                                                                                                                                          |                        |    |      | CY62138\                   | 1                      |      |  |
|------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----|------|----------------------------|------------------------|------|--|
| Parameter        | Description                                        | Test Conditions                                                                                                                                                          |                        |    | Min. | <b>Typ.</b> <sup>[2]</sup> | Max.                   | Unit |  |
| V <sub>OH</sub>  | Output HIGH Voltage                                | $I_{OH} = -1.0 \text{ mA}$                                                                                                                                               | V <sub>CC</sub> = 2.   | 7V | 2.4  |                            |                        | V    |  |
| V <sub>OL</sub>  | Output LOW Voltage                                 | I <sub>OL</sub> = 2.1 mA                                                                                                                                                 | V <sub>CC</sub> = 2.   | 7V |      |                            | 0.4                    | V    |  |
| V <sub>IH</sub>  | Input HIGH Voltage                                 |                                                                                                                                                                          | $V_{CC} = 3$ .         | 6V | 2.2  |                            | V <sub>CC</sub> + 0.5V | V    |  |
| V <sub>IL</sub>  | Input LOW Voltage                                  |                                                                                                                                                                          | V <sub>CC</sub> = 2.   | 7V | -0.5 |                            | 0.8                    | V    |  |
| I <sub>IX</sub>  | Input Load Current                                 | $GND \le V_1 \le V_{CC}$                                                                                                                                                 | •                      |    | -1   | <u>+</u> 1                 | +1                     | μΑ   |  |
| l <sub>OZ</sub>  | Output Leakage Current                             | $GND \leq V_O \leq V_CC, Output$ Disabled                                                                                                                                |                        | -1 | +1   | +1                         | μΑ                     |      |  |
| Icc              | V <sub>CC</sub> Operating Supply<br>Current        | $I_{OUT} = 0 \text{ mA},$<br>$f = f_{MAX} = 1/t_{RC},$<br>CMOS Levels                                                                                                    | V <sub>CC</sub> = 3.   | 6V |      | 7                          | 15                     | mA   |  |
|                  |                                                    | I <sub>OUT</sub> = 0 mA,<br>f = 1 MHz,<br>CMOS Levels                                                                                                                    |                        | •  |      | 1                          | 2                      | mA   |  |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs | $\label{eq:control_control} \begin{split} \overline{CE} & \geq V_{CC} - 0.3V, \\ V_{IN} & \geq V_{CC} - 0.3V \text{ or } \\ V_{IN} & \leq 0.3V, f = f_{MAX} \end{split}$ |                        |    |      |                            | 100                    | μА   |  |
| I <sub>SB2</sub> | Automatic CE<br>Power-Down Current—<br>CMOS Inputs |                                                                                                                                                                          | V <sub>CC</sub> = 3.6V | LL |      | 1                          | 15                     | μА   |  |

#### Notes:

- 1.  $V_{IL}(min) = -2.0V$  for pulse durations less than 20 ns.
- 2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at V<sub>CC</sub> = V<sub>CC</sub> Typ, T<sub>A</sub> = 25°C.

#### Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                    | Max. | Unit |
|------------------|--------------------|------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = V_{CC(typ)}$             | 8    | pF   |

#### Note:

<sup>3.</sup> Tested initially and after any design or process changes that may affect these parameters.



#### **AC Test Loads and Waveforms**





62138V-4

Equivalent to: THÉVENIN EQUIVALENT



| Parameters      | 3.0V | Unit  |
|-----------------|------|-------|
| R1              | 1105 | Ohms  |
| R2              | 1550 | Ohms  |
| R <sub>TH</sub> | 645  | Ohms  |
| V <sub>TH</sub> | 1.75 | Volts |

## Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Description                             | Conditions <sup>[4]</sup>                                                                                                                                                             |    | Min. | <b>Typ</b> . <sup>[2]</sup> | Max. | Unit |
|---------------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|-----------------------------|------|------|
| V <sub>DR</sub>                 | V <sub>CC</sub> for Data Retention      |                                                                                                                                                                                       |    | 1.0  |                             | 3.6  | V    |
| I <sub>CCDR</sub>               | Data Retention Current                  | $\begin{aligned} &V_{CC} = 1.0V\\ &CE \geq V_{CC} - 0.3V,\\ &V_{IN} \geq V_{CC} - 0.3V \text{ or }\\ &V_{IN} \leq 0.3V\\ &No \text{ input may exceed}\\ &V_{CC} + 0.3V \end{aligned}$ | LL |      | 0.1                         | 5    | μА   |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data<br>Retention Time |                                                                                                                                                                                       |    | 0    |                             |      | ns   |
| t <sub>R</sub>                  | Operation Recovery Time                 |                                                                                                                                                                                       |    | 100  |                             |      | μs   |

#### Data Retention Waveform<sup>[5]</sup>



- 4. Test conditions assume signal transition time of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to V<sub>CC</sub> typ., and output loading of the specified  $I_{OL}/I_{OH}$  and 30-pF load capacitance.  $\overline{CE}$  is the combination of both  $\overline{CS}_1$  and  $\overline{CS}_2$ .



## Switching Characteristics Over the Operating $Range^{[4]}$

|                               |                                     | 70   | ns   |      |
|-------------------------------|-------------------------------------|------|------|------|
| Parameter                     | Description                         | Min. | Max. | Unit |
| READ CYCLE                    |                                     |      |      | •    |
| t <sub>RC</sub>               | Read Cycle Time                     | 70   |      | ns   |
| t <sub>AA</sub>               | Address to Data Valid               |      | 70   | ns   |
| t <sub>OHA</sub>              | Data Hold from Address Change       | 10   |      | ns   |
| t <sub>ACE</sub>              | CE LOW to Data Valid                |      | 70   | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                |      | 35   | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low Z <sup>[6]</sup>      | 5    |      | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High Z <sup>[6, 7]</sup> |      | 25   | ns   |
| t <sub>LZCE</sub>             | CE LOW to Low Z <sup>[6]</sup>      | 10   |      | ns   |
| t <sub>HZCE</sub>             | CE HIGH to High Z <sup>[6, 7]</sup> |      | 25   | ns   |
| t <sub>PU</sub>               | CE LOW to Power-Up                  | 0    |      | ns   |
| t <sub>PD</sub>               | CE HIGH to Power-Down               |      | 70   | ns   |
| WRITE CYCLE <sup>[8, 9]</sup> | •                                   |      |      | •    |
| t <sub>WC</sub>               | Write Cycle Time                    | 70   |      | ns   |
| t <sub>SCE</sub>              | CE LOW to Write End                 | 60   |      | ns   |
| t <sub>AW</sub>               | Address Set-Up to Write End         | 60   |      | ns   |
| t <sub>HA</sub>               | Address Hold from Write End         | 0    |      | ns   |
| t <sub>SA</sub>               | Address Set-Up to Write Start       | 0    |      | ns   |
| t <sub>PWE</sub>              | WE Pulse Width                      | 50   |      | ns   |
| t <sub>SD</sub>               | Data Set-Up to Write End            | 30   |      | ns   |
| t <sub>HD</sub>               | Data Hold from Write End            | 0    |      | ns   |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6, 7]</sup>  |      | 25   | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[6]</sup>     | 10   |      | ns   |

## **Switching Waveforms**

## Read Cycle No. 1<sup>[10, 11]</sup>



C62138V-5

#### Notes:

- At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.
  t<sub>HZOE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with C<sub>L</sub> = 5 pF as in part (b) of AC Test Loads. Transition is measured ±500 mV from steady-state voltage.
  The internal write time of the memory is defined by the overlap of CE LOW and WE LOW. Both signals must be LOW to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write.
  The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.
- 10. Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ .
- 11. WE is HIGH for read cycle.



## Switching Waveforms (continued)



# Write Cycle No. 1 ( $\overline{\text{WE}}$ Controlled) $^{[5, 8, 13, 14]}$





- Address valid prior to or coincident with \(\overline{CE}\) transition LOW.
  Data I/O is high impedance if \(\overline{OE} = V\_{IH}\).
  If \(\overline{CE}\) goes HIGH simultaneously with \(\overline{WE}\) HIGH, the output remains in a high-impedance state During this period, the I/Os are in output state and input signals should not be applied.



# Switching Waveforms (continued)

## Write Cycle No. 3 (WE Controlled, OE LOW) [5, 9, 14]





#### **Typical DC and AC Characteristics**





# STANDBY CURRENT vs. AMBIENT TEMPERATURE





#### **Truth Table**

| CS <sub>1</sub> | CS <sub>2</sub> | WE | ŌĒ | Inputs/Outputs | Mode                      | Power                      |
|-----------------|-----------------|----|----|----------------|---------------------------|----------------------------|
| Н               | Х               | Х  | Х  | High Z         | Deselect/Power-Down       | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | High Z         | Deselect/Power-Down       | Standby (I <sub>SB</sub> ) |
| L               | Н               | Н  | L  | Data Out       | Read                      | Active (I <sub>CC</sub> )  |
| L               | Н               | L  | Х  | Data In        | Write                     | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z         | Deselect, Output Disabled | Active (I <sub>CC</sub> )  |



#### **Ordering Information**

| Speed<br>(ns) | Ordering Code    | Package<br>Name | Package Type           | Operating<br>Range |
|---------------|------------------|-----------------|------------------------|--------------------|
| 70            | CY62138VLL-70BAI | BA48            | 48 Ball Fine Pitch BGA | Industrial         |

Document #: 38-00729-\*B

#### **Package Diagram**

#### 48-Ball (7.00 mm x 7.00 mm) FBGA BA48







51-85096-A